```
Release 14.7 - xst P.20131013 (nt64)
Copyright (c) 1995-2013 Xilinx, Inc. All rights reserved.
--> Parameter TMPDIR set to xst/projnav.tmp
Total REAL time to Xst completion: 0.00 secs
Total CPU time to Xst completion: 0.25 secs
--> Parameter xsthdpdir set to xst
Total REAL time to Xst completion: 0.00 secs
Total CPU time to Xst completion: 0.26 secs
--> Reading design: Async FIFO.prj
TABLE OF CONTENTS
 1) Synthesis Options Summary
 2) HDL Parsing
 3) HDL Elaboration
 4) HDL Synthesis
      4.1) HDL Synthesis Report
 5) Advanced HDL Synthesis
     5.1) Advanced HDL Synthesis Report
 6) Low Level Synthesis
 7) Partition Report
 8) Design Summary
      8.1) Primitive and Black Box Usage
      8.2) Device utilization summary
      8.3) Partition Resource Summary
      8.4) Timing Report
          8.4.1) Clock Information
          8.4.2) Asynchronous Control Signals Information
          8.4.3) Timing Summary
          8.4.4) Timing Details
          8.4.5) Cross Clock Domains Report
______
                   Synthesis Options
______
---- Source Parameters
Input File Name
                              : "Async FIFO.prj"
Ignore Synthesis Constraint File : NO
---- Target Parameters
Output File Name
                               : "Async FIFO"
```

Output Format : NGC

Target Device : xc7a100t-3-csg324

---- Source Options

Automatic FSM Extraction : YES
FSM Encoding Algorithm : Auto
Safe Implementation FSM Style
RAM Extraction : Yes
RAM Style : Auto
ROM Extraction : Yes
Shift Register Extraction : YES
: Auto FSM Style : LUT ROM Style Resource Sharing Asynchronous To Synchronous : NO
Shift Register Minimum Size Use DSP Block : Auto Automatic Register Balancing : No

---- Target Options

: Auto LUT Combining Reduce Control Sets : Auto Add IO Buffers : YES Add 10 Bullers
Global Maximum Fanout Global Maximum Fanout : 100000
Add Generic Clock Buffer(BUFG) : 32
Register Duplication : YES Optimize Instantiated Primitives : NO Use Clock Enable : Auto
Use Synchronous Set : Auto
Use Synchronous Reset : Auto
Pack IO Registers into IOBs : Auto
Equivalent register Removal : YES

---- General Options

: Speed Optimization Goal : 1 Optimization Effort rower Reduction : NO
Keep Hierarchy : No
Netlist Hierarchy : As\_Optimized
RTL Output : Yes
Global Optimization : AllClockNets
Read Cores

Write Timing Constraints : NO
Cross Clock Analysis : NO
Hierarchy Separator : /
Bus Delimiter : <>
Case Specifier : Mai

Bus Delimiter : <>
Case Specifier : Maintain
Slice Utilization Ratio : 100
BRAM Utilization Ratio : 100

DSP48 Utilization Ratio : 100 Auto BRAM Packing : NO Slice Utilization Ratio Delta : 5 \_\_\_\_\_\_ \_\_\_\_\_\_ HDL Parsing \_\_\_\_\_\_ Analyzing Verilog file "F:\Software files\Quartus files\self projects\FIFO\transmitter.v" into library work Parsing module <transmitter>. Analyzing Verilog file "F:\Software files\Quartus files\self projects\FIFO\Async FIFO.v" into library work Parsing module <Async FIFO>. \_\_\_\_\_\_ === HDL Elaboration \_\_\_\_\_\_ Elaborating module <Async FIFO>. WARNING: HDLCompiler: 413 - "F:\Software files\Quartus files\self projects\FIFO\Async FIFO.v" Line 31: Result of 6-bit expression is truncated to fit in 5-bit target. WARNING: HDLCompiler: 413 - "F:\Software files\Quartus files\self projects\FIFO\Async FIFO.v" Line 32: Result of 9-bit expression is truncated to fit in 8-bit target. Elaborating module <transmitter>. WARNING: HDLCompiler: 413 - "F:\Software files\Quartus files\self projects\FIFO\Async FIFO.v" Line 52: Result of 6-bit expression is

truncated to fit in 5-bit target.

\_\_\_\_\_\_

===

HDL

Synthesis

\_\_\_\_\_\_

Synthesizing Unit <Async FIFO>.

Related source file is "F:\Software files\Quartus files\self

```
projects\FIFO\Async FIFO.v".
       ptr = 4
       width = 8
       depth = 16
    Found 16x8-bit dual-port RAM <Mram mem> for signal <mem>.
    Found 8-bit register for signal <transmitter ptr>.
    Found 5-bit register for signal <rd ptr>.
    Found 5-bit register for signal <wr ptr>.
    Found 5-bit register for signal <read s1>.
    Found 5-bit register for signal <read s2>.
    Found 5-bit register for signal <write s1>.
    Found 5-bit register for signal <write s2>.
    Found 5-bit adder for signal <wr ptr[4] GND 1 o add 1 OUT>
created at line 31.
    Found 8-bit adder for signal
<transmitter ptr[7] GND 1 o add 2 OUT> created at line 32.
    Found 5-bit adder for signal <rd ptr[4] GND 1 o add 12 OUT>
created at line 52.
    Found 5-bit comparator equal for signal <r empty> created at
    Found 5-bit comparator equal for signal <w full> created at line
73
    Summary:
       inferred 1 RAM(s).
       inferred 3 Adder/Subtractor(s).
       inferred 38 D-type flip-flop(s).
       inferred 2 Comparator(s).
        inferred 1 Multiplexer(s).
Unit <Async FIFO> synthesized.
Synthesizing Unit <transmitter>.
    Related source file is "F:\Software files\Quartus files\self
projects\FIFO\transmitter.v".
WARNING: Xst: 647 - Input <wr ptr<7:7>> is never used. This port will
be preserved and left unconnected if it belongs to a top-level block
or it belongs to a sub-block and the hierarchy of this sub-block is
preserved.
WARNING: Xst: 2999 - Signal 'input RAM', unconnected in block
'transmitter', is tied to its initial value.
    Found 128x8-bit single-port Read Only RAM <Mram input RAM> for
signal <input RAM>.
    Summary:
       inferred 1 RAM(s).
Unit <transmitter> synthesized.
______
HDL Synthesis Report
Macro Statistics
```

```
# RAMs
                                            : 2
128x8-bit single-port Read Only RAM
                                            : 1
16x8-bit dual-port RAM
# Adders/Subtractors
5-bit adder
                                             : 2
8-bit adder
                                             : 1
# Registers
5-bit register
8-bit register
                                             : 1
# Comparators
                                             : 2
5-bit comparator equal
# Multiplexers
                                            : 1
1-bit 2-to-1 multiplexer
                                             : 1
# Xors
                                             : 10
1-bit xor2
                                             : 8
5-bit xor2
                                            : 2
______
______
                  Advanced HDL
Synthesis
______
Synthesizing (advanced) Unit <Async FIFO>.
The following registers are absorbed into counter <rd ptr>: 1
register on signal <rd ptr>.
The following registers are absorbed into counter <transmitter ptr>:
1 register on signal <transmitter ptr>.
The following registers are absorbed into counter <wr ptr>: 1
register on signal <wr ptr>.
INFO:Xst:3218 - HDL ADVISOR - The RAM <Mram mem> will be implemented
on LUTs either because you have described an asynchronous read or
because of currently unsupported block RAM features. If you have
described an asynchronous read, making it synchronous would allow
you to take advantage of available block RAM resources, for
optimized device usage and improved timings. Please refer to your
documentation for coding guidelines.
   | ram type
              | Distributed
     1
______
```

```
| Port
       aspect ratio | 16-word x 8-bit
        clkA
                 | connected to signal <wr clk>
      rise
                  | connected to internal node
       weA
  high
      addrA
                    | connected to signal <wr ptr<3:0>>
  diA
                    | connected to signal <data in>
  | Port
      aspect ratio | 16-word x 8-bit
        addrB | connected to signal <rd ptr<3:0>>
        doB
              | connected to signal <data out>
Unit <Async FIFO> synthesized (advanced).
Synthesizing (advanced) Unit <transmitter>.
INFO:Xst:3218 - HDL ADVISOR - The RAM <Mram input RAM> will be
implemented on LUTs either because you have described an
asynchronous read or because of currently unsupported block RAM
features. If you have described an asynchronous read, making it
synchronous would allow you to take advantage of available block RAM
resources, for optimized device usage and improved timings. Please
refer to your documentation for coding guidelines.
  | ram type | Distributed
  | Port
                                                        | aspect ratio | 128-word x 8-bit
        | connected to signal <GND>
       weA
high |
```

```
addrA
                 | connected to signal <wr ptr>
        diA
                   | connected to signal <GND>
        | connected to internal node
       doA
        Unit <transmitter> synthesized (advanced).
______
Advanced HDL Synthesis Report
Macro Statistics
# RAMs
                                            : 2
128x8-bit single-port distributed Read Only RAM
16x8-bit dual-port distributed RAM
# Counters
                                            : 3
5-bit up counter
                                             : 2
8-bit up counter
                                            : 20
# Registers
Flip-Flops
                                            : 20
# Comparators
5-bit comparator equal
# Xors
                                            : 10
1-bit xor2
                                             : 8
5-bit xor2
______
                    Low Level
Synthesis
______
INFO:Xst:2146 - In block <Async FIFO>, Counter <transmitter ptr>
<wr ptr> are equivalent, XST will keep only <transmitter ptr>.
WARNING: Xst: 2677 - Node <transmitter ptr 7> of sequential type is
unconnected in block <Async FIFO>.
Optimizing unit <Async FIFO> ...
Mapping all equations...
Building and optimizing final netlist ...
Found area constraint ratio of 100 (+ 5) on block Async FIFO, actual
ratio is 0.
```

```
Final Macro Processing ...
Processing Unit <Async FIFO> :
    Found 2-bit shift register for signal <write s2 4>.
    Found 2-bit shift register for signal <read s2 0>.
    Found 2-bit shift register for signal <read s2 4>.
Unit <Async FIFO> processed.
______
Final Register Report
Macro Statistics
                                 : 26
# Registers
                                 : 26
Flip-Flops
# Shift Registers
                                 : 3
2-bit shift register
                                 : 3
______
______
                Partition
Report
______
Partition Implementation Status
-----
No Partitions were found in this design.
______
===
                 Design
Summary
______
Top Level Output File Name
                     : Async FIFO.ngc
Primitive and Black Box Usage:
                     : 58
# BELS
# GND
                    : 1
  INV
                     : 1
```

| # | LUT1              | : | 5  |
|---|-------------------|---|----|
| # | LUT2              | : | 14 |
| # | LUT3              | : | 4  |
| # | LUT5              | : | 1  |
| # | LUT6              | : | 17 |
| # | MUXCY             | : | 6  |
| # | MUXF7             | : | 1  |
| # | VCC               | : | 1  |
| # | XORCY             | : | 7  |
| # | FlipFlops/Latches | : | 29 |
| # | FD                | : | 14 |
| # | FDC               | : | 3  |
| # | FDCE              | : | 9  |
| # | FDE               | : | 3  |
| # | RAMS              | : | 3  |
| # | RAM32M            | : | 1  |
| # | RAM32X1D          | : | 2  |
| # | Shift Registers   | : | 3  |
| # | SRLC16E           | : | 3  |
| # | Clock Buffers     | : | 2  |
| # | BUFGP             | : | 2  |
| # | IO Buffers        | : | 11 |
| # | IBUF              | : | 1  |
| # | OBUF              | : | 10 |
|   |                   |   |    |

## Device utilization summary:

\_\_\_\_\_

Selected Device : 7a100tcsg324-3

| Slice Logic Utilization:            |    |        |        |     |
|-------------------------------------|----|--------|--------|-----|
| Number of Slice Registers:          | 29 | out of | 126800 | 0 % |
| Number of Slice LUTs:               | 53 | out of | 63400  | 0%  |
| Number used as Logic:               | 42 | out of | 63400  | 0%  |
| Number used as Memory:              | 11 | out of | 19000  | 0%  |
| Number used as RAM:                 | 8  |        |        |     |
| Number used as SRL:                 | 3  |        |        |     |
| Clica Jacia Distribution.           |    |        |        |     |
| Slice Logic Distribution:           | 60 |        |        |     |
| Number of LUT Flip Flop pairs used: | 62 |        |        |     |
| Number with an unused Flip Flop:    | 33 | out of | 62     | 53% |
| Number with an unused LUT:          | 9  | out of | 62     | 14% |
| Number of fully used LUT-FF pairs:  | 20 | out of | 62     | 32% |
| Number of unique control sets:      | 7  |        |        |     |
| IO Utilization:                     |    |        |        |     |
| Number of IOs:                      | 13 |        |        |     |
| Number of bonded IOBs:              | 13 | out of | 210    | 6%  |
| Transcer of Bollaca robb.           |    | 040 01 | 210    | 0 0 |

Specific Feature Utilization: 2 out of 32 6% Number of BUFG/BUFGCTRLs: Partition Resource Summary: No Partitions were found in this design. \_\_\_\_\_ \_\_\_\_\_\_ Timing Report NOTE: THESE TIMING NUMBERS ARE ONLY A SYNTHESIS ESTIMATE. FOR ACCURATE TIMING INFORMATION PLEASE REFER TO THE TRACE REPORT GENERATED AFTER PLACE-and-ROUTE. Clock Information: \_\_\_\_\_ -----+ Clock Signal | Clock buffer(FF name) | Load | -----+ | 15 | BUFGP rd clk | 20 wr clk BUFGP \_\_\_\_\_\_ Asynchronous Control Signals Information: \_\_\_\_\_ No asynchronous control signals found in this design Timing Summary: \_\_\_\_\_\_ Speed Grade: -3 Minimum period: 2.357ns (Maximum Frequency: 424.322MHz) Minimum input arrival time before clock: 1.544ns Maximum output required time after clock: 1.939ns Maximum combinational path delay: No path found Timing Details: All values displayed in nanoseconds (ns) \_\_\_\_\_\_

Timing constraint: Default period analysis for Clock 'rd\_clk'
 Clock period: 2.029ns (frequency: 492.805MHz)

```
______
               2.029ns (Levels of Logic = 2)
Delay:
 Source:
               write s2 2 (FF)
 Destination: rd_ptr_1 (FF)
Source Clock: rd_clk rising
 Destination Clock: rd clk rising
 Data Path: write s2 2 to rd ptr 1
                        Gate
                               Net
  Cell:in->out fanout Delay Delay Logical Name (Net Name)
                 2 0.361 0.697 write_s2_2 (write_s2_2) 5 0.097 0.398 r_empty51_SW0 (N6)
   FD:C->Q
   LUT6:I0->0
                    2 0.097 0.283 r empty inv1
   LUT6:I4->O
(r empty inv)
   FDCE:CE
                        0.095
                                   rd ptr 1
   _____
                        2.029ns (0.650ns logic, 1.379ns route)
   Total
                              (32.0% logic, 68.0% route)
______
Timing constraint: Default period analysis for Clock 'wr clk'
 Clock period: 2.357ns (frequency: 424.322MHz)
 Total number of paths / destination ports: 226 / 40
_____
               2.357ns (Levels of Logic = 2)
Delay:
 Source:
               transmitter ptr 0 (FF)
 Destination: Mram_mem1 (RAM)
Source Clock: wr_clk rising
 Destination Clock: wr clk rising
 Data Path: transmitter ptr 0 to Mram mem1
                        Gate Net
  Cell:in->out fanout Delay Delay Logical Name (Net Name)
   _____
                    8 0.361 0.715 transmitter ptr 0
   FDCE:C->Q
(transmitter_ptr_0)
   LUT6:I1->0 3 0.097 0.389 w_full53_SW1 (N11)
LUT6:I4->0 3 0.097 0.289 Mmux_BUS_000311
(BUS 0003)
                        0.408
   RAM32M:WE
                                  Mram mem1
                        2.357ns (0.963ns logic, 1.394ns route)
   Total
                               (40.9% logic, 59.1% route)
______
```

Total number of paths / destination ports: 128 / 12

```
===
```

Timing constraint: Default OFFSET IN BEFORE for Clock 'wr clk' Total number of paths / destination ports: 10 / 10 1.544ns (Levels of Logic = 2) Offset: reset (PAD) Destination: Mram mem1 (RAM) Destination Clock: wr clk rising Data Path: reset to Mram mem1 Gate Net Cell:in->out fanout Delay Delay Logical Name (Net Name) 13 0.001 0.749 reset\_IBUF (reset\_IBUF) IBUF:I->O 3 0.097 0.289 Mmux BUS 000311 LUT6:I0->0 (BUS 0003) RAM32M:WE 0.408 Mram mem1 \_\_\_\_\_ 1.544ns (0.506ns logic, 1.038ns route) Total (32.8% logic, 67.2% route) \_\_\_\_\_\_ Timing constraint: Default OFFSET IN BEFORE for Clock 'rd clk' Total number of paths / destination ports: 5 / 5 \_\_\_\_\_\_ Offset: 0.685ns (Levels of Logic = 1) Source: reset (PAD) Destination: rd ptr 1 (FF) Destination Clock: rd clk rising Data Path: reset to rd ptr 1 Gate Net Cell:in->out fanout Delay Delay Logical Name (Net Name) -----13 0.001 0.335 reset IBUF (reset IBUF) IBUF:I->O 0.349 rd ptr 1 FDCE:CLR \_\_\_\_\_ 0.685ns (0.350ns logic, 0.335ns route) Total (51.1% logic, 48.9% route) \_\_\_\_\_\_ Timing constraint: Default OFFSET OUT AFTER for Clock 'wr clk' Total number of paths / destination ports: 24 / 9 Offset: 1.939ns (Levels of Logic = 3)

Source: transmitter\_ptr\_0 (FF)

Destination: w\_full (PAD) Source Clock: wr\_clk rising

Data Path: transmitter ptr 0 to w full

| Cell:in->out                   | fanout | Gate<br>Delay | Net<br>Delay | Logical Name (Net Name)                      |
|--------------------------------|--------|---------------|--------------|----------------------------------------------|
| FDCE:C->Q                      | 8      | 0.361         | 0.715        | transmitter_ptr_0                            |
| <pre>(transmitter_ptr_0)</pre> |        |               |              |                                              |
| LUT6:I1->O                     | 3      | 0.097         | 0.389        | w_full53_SW1 (N11)                           |
| LUT6: I4->O                    | 1      | 0.097         | 0.279        | w_full53 (w_full_OBUF)                       |
| OBUF:I->O                      |        | 0.000         |              | w_full_OBUF (w_full)                         |
| Total                          |        | 1.939ns       | •            | ns logic, 1.384ns route) logic, 71.4% route) |

\_\_\_\_\_\_

===

Timing constraint: Default OFFSET OUT AFTER for Clock 'rd\_clk'
 Total number of paths / destination ports: 48 / 9

\_\_\_\_\_

---

Offset: 1.930ns (Levels of Logic = 3)

Source: write\_s2\_2 (FF)
Destination: r\_empty (PAD)
Source Clock: rd\_clk rising

Data Path: write s2 2 to r empty

| Cell:in->out                                     | fanout      | Gate<br>Delay                    | Net<br>Delay            | Logical Name (Net Name)                                                                               |
|--------------------------------------------------|-------------|----------------------------------|-------------------------|-------------------------------------------------------------------------------------------------------|
| FD:C->Q<br>LUT6:I0->O<br>LUT6:I4->O<br>OBUF:I->O | 2<br>5<br>1 | 0.361<br>0.097<br>0.097<br>0.000 | 0.697<br>0.398<br>0.279 | <pre>write_s2_2 (write_s2_2) r_empty51_SW0 (N6) r_empty51 (r_empty_OBUF) r_empty_OBUF (r_empty)</pre> |
| Total                                            |             | 1.930ns                          |                         | ns logic, 1.375ns route) logic, 71.2% route)                                                          |

\_\_\_\_\_\_

===

Cross Clock Domains Report:

Clock to Setup on destination clock rd clk

-----+

| Src:Rise| Src:Fall| Src:Rise| Src:Fall|

Source Clock | Dest:Rise|Dest:Rise|Dest:Fall|Dest:Fall|

| rd_clk<br>wr_clk | 2.029 <br>  0.887 <br>+                    |                                             |
|------------------|--------------------------------------------|---------------------------------------------|
| -                | on destination clock                       | wr_clk<br>++                                |
| Source Clock     | Src:Rise  Src:Fall<br> Dest:Rise Dest:Rise | Src:Rise  Src:Fall <br> Dest:Fall Dest:Fall |
| rd_clk           | 0.915 <br>  2.357 <br>+                    |                                             |

-----

\_\_\_

Total REAL time to Xst completion: 19.00 secs Total CPU time to Xst completion: 18.75 secs

-->

Total memory usage is 4617532 kilobytes

Number of errors : 0 ( 0 filtered)
Number of warnings : 6 ( 0 filtered)
Number of infos : 3 ( 0 filtered)